# Short-Channel Double-Gate FETs with Atomically Precise Graphene Nanoribbons

Z. Mutlu<sup>1†</sup>, Y. Lin<sup>1†</sup>, G. B. Barin<sup>2†</sup>, Z. Zhang<sup>3</sup>, G. Pitner<sup>4</sup>, S. Wang<sup>2</sup>, R. Darawish<sup>2</sup>, M. Di Giovannantonio<sup>2</sup>, H. Wang<sup>4</sup>, J.

Cai<sup>5</sup>, M. Passlack<sup>4</sup>, C. H. Diaz<sup>4</sup>, A. Narita<sup>6</sup>, K. Müllen<sup>6</sup>, F. R. Fischer<sup>1</sup>, P. Bandaru<sup>3</sup>, A. C. Kummel<sup>3</sup>, P. Ruffieux<sup>2</sup>,

R. Fasel<sup>2</sup>, and J. Bokor<sup>1</sup>

<sup>1</sup>University of California, Berkeley, Berkeley, CA, USA. Email: <u>zmutlu@berkeley.edu</u>

<sup>2</sup>Empa, Swiss Federal Laboratories for Materials Science and Technology, Dübendorf, Switzerland.

<sup>3</sup>University of California, San Diego, San Diego, CA, USA.

<sup>4</sup>Corporate Research, Taiwan Semiconductor Manufacturing Company, San Jose, CA, USA.

<sup>5</sup>Corporate Research, Taiwan Semiconductor Manufacturing Company, Hsinchu, Taiwan.

<sup>6</sup>The Max Planck Institute for Polymer Research, Mainz, Germany. †These authors contributed equally.

Abstract—High performance graphene nanoribbon (GNR) transistors require seamless integration of GNRs with high-k dielectrics, which remains unexplored. This work evaluates performance of bottom-up synthesized 9-atom armchair GNRs (9-AGNRs) in short channel back-gate (BG) and double-gate (DG) FETs. Top-gate (TG) dielectric bilayers consisting of 1-1.25 nm Al2O3 and 2.5 nm HfO2 are deposited on 9-AGNRFETs with a 5.5 nm HfO<sub>2</sub> BG dielectric. Devices exhibit excellent  $I_{ON}/I_{OFF}$  up to ~10<sup>5</sup> and  $I_{\rm ON}$  up to ~60  $\mu$ A/ $\mu$ m (~2.4  $\mu$ A per GNR). DG enables improved subthreshold swing (SS) and low hysteresis owing to its superior electrostatic control. We also identify and quantify through numerical simulations the improvements in materials and process that would enable GNRs with performance close to outstanding theoretically predicted metrics.

## I. INTRODUCTION

Bottom-up chemically synthesized GNRs present an attractive alternative to CNTs as channel material for future transistor technologies. Due to their deterministic growth process<sup>[1]</sup>, such GNRs possess identical electronic properties<sup>[2]</sup> en masse and, unlike top-down GNRs, lack edge defects that reduce mobility and degrade carrier transport. GNRFETs have been demonstrated<sup>[3,4]</sup>, but several challenges<sup>[5]</sup> remain, such as short ribbon length, high SS, hysteresis, and Schottky barrier (SB) contacts. TG high-k dielectric improves electrostatic control in short-channel CNTFETs<sup>[6]</sup>. GNRs having similar properties should also benefit from TG, which is unexplored. Here, we evaluate the performance of 9-AGNRs as transistor channel. Transistor structures fabricated include BG, TG and DG FETs. DG offers superior electrostatic control enabling improved SS and low hysteresis. Challenges, and opportunities of GNRs as transistor channel are discussed, together with possible further improvements, for potential high-performance logic applications.

## II. GNR GROWTH AND DEVICE FABRICATION

9-AGNRs were grown on Au(111)/mica from 3',6'-diiodo-1,1':2',1"-terphenyl (DITP) via a surface-synthetic protocol<sup>[7]</sup> (Fig. 1a). STM imaging (Fig. 1b) shows that the GNRs are straight and densely packed and have an average length of ~48 nm (Fig. 1d). Theoretically predicted bandgap of the freestanding and the substrate-supported 9-AGNR is 2.29 eV, and 1.4 eV, respectively<sup>[8]</sup>. The GNR width is 0.95 nm. The GNRs synthesized from the iodine (I) precursor in this study are >3times longer than those obtained from the bromine (Br) precursor<sup>[9]</sup>. Non-contact AFM image (Fig. 1c) confirms planar 9-AGNR growth, proving edge carbon atoms are passivated by single hydrogen atoms<sup>[9]</sup>. The strong characteristic radial breathing-like mode (RBLM) and C-H, D and G modes in the Raman spectra (Fig. 2a) confirms that the GNRs are uniform and passivated with hydrogens<sup>[10]</sup>. The GNRs are wet transferred onto a pre-patterned SiO<sub>2</sub>/Si chip containing local BG devices with W gate metal capped with 5.5 nm HfO<sub>2</sub> ALD<sup>[10]</sup>. AFM images (Fig. 2d, e) indicate that the transferred GNR film is smooth (<0.6 nm) and uniform <sup>[10]</sup>. The well-preserved fingerprint Raman peaks (Fig. 2b) suggest that the ribbons remain intact<sup>[10]</sup>. BG GNRFETs (Fig. 3a) with Pd contacts, 20-65 nm channel length (L) and 30-200nm channel width (W) (Fig. 3b, c), were fabricated<sup>[11]</sup>. For DG GNRFET (Fig. 3b) fabrication, 1-1.25 nm Al<sub>2</sub>O<sub>3</sub> (referred here as "nanofog") was deposited as a conformal seeding layer at 50 °C using TMA and H<sub>2</sub>O directly atop BG devices<sup>[14]</sup>, followed by 2.5 nm HfO<sub>2</sub> ALD using TDMAH and H<sub>2</sub>O at 200 °C. AFM image (Fig. 2f) show an atomically smooth (<0.5 nm) pinhole-free surface, indicating uniform HfO<sub>2</sub> growth. The well-preserved GNR Raman features and the absence of the C-O and O-H peaks suggest that the GNRs are not damaged<sup>[10]</sup> and nor chemically altered<sup>[15]</sup> (Fig. 2c). Pd TG metal was then deposited.

### III. SHORT-CHANNEL GNRFETS

The drain current  $(I_D)$ -gate voltage  $(V_{GS})$  plot of a representative BG GNRFET (Fig. 4a) shows a p-type behavior, with an on-state current  $(I_{ON})$  of  $\sim 1 \ \mu A$  at a drain voltage  $(V_{DS})$  of  $-1 \ V$ , and an on-off current ratio  $(I_{ON}/I_{OFF})$  of  $\sim 10^5$ . The statistical distribution of the  $I_{ON}$  (Fig. 5a) and  $I_{ON}/I_{OFF}$  (Fig. 5b) in 274 devices shows a  $I_{ON}/I_{OFF}$  up to  $10^5$ , and a  $I_{ON}$  up to  $\sim 60 \ \mu A/\mu m$  ( $\sim 2.4 \ \mu A$  per GNR), the highest reported for bottom-up synthesized GNRs<sup>[3,4,11,12]</sup>.  $I_{ON}$  and  $I_{ON}/I_{OFF}$  variations are likely due to variations in contact length  $(L_C)$  of the GNR-Pd interface, in the number of GNRs bridging the channel, and in the electrode edge roughness<sup>[13]</sup>. Device yield, defined as the percentage of devices with their

Authorized licensed use limited to: Univ of Calif San Diego. Downloaded on May 20,2022 at 06:18:42 UTC from IEEE Xplore. Restrictions apply.

 $I_D > 10$  times larger than their gate leakage current ( $I_G$ ), is almost 100%, much higher than that of the FETs with the GNRs grown from the Br precursor<sup>[4]</sup>. The improvements in the I<sub>ON</sub> and yield in this work can be explained by the larger number of GNRs bridging the channel and longer L<sub>C</sub>. Nevertheless, super-linear  $I_D - V_{DS}$  curves (Fig. 4b) indicate a SB-limited performance. DG 9-AGNRs are characterized using BG sweep (at fixed TG bias), TG sweep (at fixed BG bias), and DG sweep (BG and TG are swept simultaneously). Fig. 6a, b display the statistical distribution of the  $I_{\rm ON}$  and ION/IOFF, respectively, in 113 devices in BG, TG and DG sweeps. DG sweep shows the highest  $I_{ON}$  and  $I_{ON}/I_{OFF}$  due to better electrostatic control. Fig. 7c shows the maximum  $I_{\rm G}$ from 113 devices before and after TG fabrication. BG  $I_{G}$  is reduced after TG fabrication, possibly due to the healing of BG dielectric during TG dielectric deposition. While TG  $I_{\rm G}$  is slightly higher than BG I<sub>G</sub> possibly because of the thinner TG dielectric thickness, it is still comparable to the reported values for the BG GNRFETs<sup>[4]</sup>. Fig. 7a plots the  $I_D-V_{GS}$  of a representative 9-AGNR device before and after TG fabrication. TG fabrication results in elimination of hysteresis, indicating good TG dielectric/GNR interfaces and passivation effect from the charge trapping by air molecules<sup>[16]</sup>. Fig. 7b shows significant improvement in the SS for DG FETs. 85% decrease in the SS indicates potential of DG for high performance GNR transistors.

#### **IV. NUMERICAL SIMULATIONS**

A semi-analytical device model is developed to capture the main experimental features of 9-AGNR transistors, including Schottky contact, short  $L_{\rm C}$ , scattering, parasitic capacitances, GNR-GNR screening, and trapped charges. The model is based on the self-consistent solutions of the Landauer-Büttiker formalism and the numerically simulated electrostatics. Fig. 8 shows a typical device band diagram. The model is first used to fit the measured device characteristics (Fig. 9), from which device parameters can be extracted as summarized in Fig. 9c. The SB height ( $\Phi_{\rm B}$ ) is around 0.4 eV. With 1.5-nm-EOT local BG, the scaling length  $\lambda$  is 1.8 nm, which determines both gate coupling efficiency and SB width. Although device performance is still limited by the transport at the SB, such a thin barrier gives rise to substantial tunneling current, which enhances the I<sub>ON</sub> as compared to thicker gate dielectric devices<sup>[4]</sup>. The numerically simulated electrostatics of BG and DG GNR transistors (Fig. 10a, b) suggest that electrostatic control is more efficient for DG, while  $\lambda$  for the BG and DG are extracted to be similar, which explains the comparable  $I_{ON}$ measured on BG and DG devices. To account for the improvement of the SS for DG devices, we also simulated the bundled GNR cases in which effective GNR layer thickness is several times larger. DG structure with bundled GNRs has a similar gate coupling efficiency as compared to the single-GNR case, whereas the gate coupling efficiency for BG with bundled GNRs is much worse (Fig. 10c), which agrees with the observed SS differences for DG and BG devices. Our analysis suggests that GNR bundling needs to be reduced to further improve the SS.

Starting from the fitting, the key device parameters are then varied to project device performance. The major trends are summarized as following: 1) The ION can be enhanced by several times if both  $\Phi_{\rm B}$  and  $\lambda$  are reduced, while several hundred milli-eV of  $\Phi_B$  only slightly degrades the  $I_{ON}$  if the gate stacks are fully optimized, and  $\lambda$  is < 2 nm (Fig. 11). The  $I_{\rm ON}$  enhancement is 0.09% and 0.17% per meV of  $\Phi_{\rm B}$ reduction when  $\lambda$  is 2 nm and 5 nm, respectively. 2) The contact-limited device performance is more likely to be caused by short  $L_{\rm C}$  (Fig. 12a), or equivalently, short ribbon lengths (Fig. 12b). To address this issue, the synthesis needs to be improved to increase the ribbon length. 3) The effect of the defects in the GNR (as indicated by the mean free path,  $l_{\rm MFP}$ ) is less critical (Fig. 12c) in the current device structure, although a previous study<sup>[17]</sup> suggested that the "bite" defects may become the major bottleneck of the device performance once the contact resistance is much improved. Elimination of AGNR defects is a challenge for the synthesis process. 4) There is a strong correlation between gate coupling efficiency (SS) and the spatial distributions of the GNRs. Two factors are to be considered: first, the redistributions during GNR transfer may lead to the ribbon overlap or bundling, as has been discussed earlier (Fig. 10); second, the high GNR density (~500  $\mu$ m<sup>-1</sup> (Fig. 1b)) introduces severe electrostatic screening between neighboring GNRs, which would degrade gate capacitances drastically (Fig. 13). The screening effect is significant for both BG and DG. The regular and aligned placement of GNRs is a subject of future research.

Fig. 14 displays the benchmark. Although further improvements are needed to realize GNR FET metrics close to the projected values, the demonstration of short-channel GNR FETs with highest on-state current, excellent switching performance, and uniform high-k dielectric growth on relatively inert ultranarrow GNR surface offering superior electrostatic control is an important step towards high performance GNR transistors.

#### ACKNOWLEDGMENT

This work is supported by ONR MURI (N00014-16-1-2921), NSF RAISE-TAQS (DMR-1839098), NSF E3S Center (0939514), TSMC JDP, Molecular Foundry-LBNL (Office of Science, BES, of U.S. DoE DE-AC02-05CH11231), and Stanford SNF&SNSF (NSF ECCS-1542152). GBB, SW, RD, MDiG, PR and RF acknowledge funding by SNSF (200020-182015), European Union Horizon 2020 (881603-GrapheneCore3), and ONR BRC (N00014-18-1-2708).

#### References

[1] J. Cai et al., Nature 2010, 466, 470. [2] Y.-W. Son et al., Phys. Rev. Lett. 2006, 97, 216803. [3] P. B. Bennett et al., Appl. Phys. Lett. 2013, 103, 253114. [4] J. P. Llinas et al., Nat. Commun. 2017, 8, 633. [5] V. Saraswat et al., ACS Nano 2021, 15, 3674. [6] G. Pitner et al., IEDM 2020, 3. [7] M. Di Giovannantonio, ACS Nano 2018, 12, 74. [8] O. Deniz et al., Nano Lett. 2017, 17, 2197. [9] L. Talirz et al., ACS Nano 2017, 11, 1380. [10] G. B. Barin et al., ACS Appl. Nano Mater. 2019, 2, 2184. [11] Z. Mutlu et al., ACS Nano 2021, 15, 2635. [12] L. Martini et al., Carbon 2019, 146, 36. [13] G. Pitner et al., Nano Lett. 2019, 19, 1083. [14] I. Kwaka et al., Appl. Surf. Sci. 2019, 463, 758. [15] C. Ma et al., Phys. Rev. Materials 2018, 2, 014006. [16] D. Estrada et al., Nanotechnology 2010, 21, 085702. [17] M. Pizzochero et al., 2D Mater. 2021, 8, 035025.



Figure 1. (a) Reaction path for the growth of 9-AGNRs on Au(111) substrate. STM (b), non-contact AFM (c) images, and the length distribution (d) of 9-AGNRs.



Figure 3. Cross-sectional diagrams of BG (a) and DG (b) GNRFETs. Low (c) and high (d) magnification SEM images of BG FET before TG fabrication.



Figure 5. Cumulative distribution function (CDF) of the  $I_{ON}$  (a) and the  $I_{\rm ON}/I_{\rm OFF}$  (b) in 274 BG devices. The devices show an  $I_{\rm ON}/I_{\rm OFF}$  up to ~10<sup>5</sup>, and an  $I_{ON}$  up to ~12  $\mu$ A (2.4  $\mu$ A/GNR) for a device with L= ~40 nm and W= 200 nm (~5 GNRs per the channel).



Figure 2. Raman spectra of the GNRs on gold (a), after transfer and device processing (b), and after TG dielectric deposition (c), collected with 785 nm wavelength laser excitation. AFM images (1×1 µm) of the local back gate (HfO<sub>2</sub>/W/SiO<sub>2</sub>/Si) before (d) and after (e) the GNR transfer, and after (f) TG dielectric deposition.



Figure 4.  $I_D - V_{GS}$  (a) and  $I_D - V_{DS}$  (with  $V_{GS}$  varying from -3 V to 3 V with 0.5 V steps) (b) characteristics of a BG GNRFET. All device measurements are performed at  $V_{\rm DS}$ = -1 V under vacuum.



Figure 6. CDF of the  $I_{ON}$  (a) and the  $I_{ON}/I_{OFF}$  (b) in 113 DG FETs with BG  $(V_{BG}=3 \text{ V to } -3 \text{ V}, V_{TG}=0)$ , TG  $(V_{TG}=2 \text{ V to } -2 \text{ V}, V_{BG}=0)$ , and DG  $(V_{DG}=V_{BG}=V_{TG}=2 \text{ V to } -2 \text{ V})$  sweeps.

37.4.3



Figure 7. (a)  $I_{\rm D}-V_{\rm GS}$  characteristics of a 9-AGNR FET before and after (DG sweep) TG fabrication (b) CDF of the SS in 113 devices before and after (DG sweep) TG fabrication. (c) CDF of the  $I_{\rm G}$  in 113 devices before TG fabrication (at  $V_{\rm BG}$ = 2 V), and after TG fabrication with BG (at  $V_{\rm BG}$ = 2 V,  $V_{\rm TG}$ = 0 V) and TG (at  $V_{\rm TG}$ = 2 V,  $V_{\rm BG}$ = 0 V) sweeps.



Figure 9. Experimental verification of the single 9-AGNR FET model. (a)  $I_{\rm D}-V_{\rm GS}$  characteristics with  $V_{\rm DS}=-1$  V. (b)  $I_{\rm D}-V_{\rm D}$  characteristics with  $V_{\rm GS}$  varying from -1.8 V to 0.7 V with 0.5 V steps. The solid lines are simulation results. The dots are experimental results. (c) Parameters used in the simulation that best matches the experimental results.



Figure 11. The effects of  $\Phi_{\rm B}$  and  $\lambda$ . (a) simulated  $I_{\rm D}-V_{\rm GS}$  characteristics with  $\lambda$ = 2 nm,  $V_{\rm DS}$ = -1 V, and different  $\Phi_{\rm B}$ . (b) simulated  $I_{\rm D}-V_{\rm GS}$  characteristics with  $\lambda$ = 5 nm,  $V_{\rm DS}$ = -1 V, and different  $\Phi_{\rm B}$ . (c) simulated  $I_{\rm ON}$  versus  $\Phi_{\rm B}$  when  $\lambda$  is 2 nm (purple), and 5 nm (red).



Figure 13. The effects of GNR-GNR screening. (a) Potential mapping of the BG GNR transistor with 1.5 nm, 5.5 nm, and 10.5 nm GNR-GNR spacing. (b) Potential mapping of the DG GNR transistor with 1.5 nm, 5.5 nm and 10.5 nm GNR-GNR spacing. (c) Extracted capacitance per GNR as a function of GNR density for BG and DG structures.



Figure 8. The energy band diagram along 9-AGNR channel. The thermionic emission (TE) current, the thermionic field emission (TFE) current, and the field emission (FE) current are considered at the SB; and the carrier scattering is considered in the GNR channel.



Figure 10. Numerical simulation of the electrostatics of BG and DG GNR transistors. (a) Potential mapping of the BG transistor. (b) Potential mapping of the DG transistor. (c) Potential along the GNR channel.



Figure 12. Short contact limited  $I_{ON}$  in single-GNR FETs. (a) Simulated  $I_{ON}$  versus  $L_C/L_T$  when  $\Phi_B$  is 0.5 eV (purple), and 1.0 eV (red). (b) Simulated  $I_{ON}$  versus  $I_{GNR}$  (c) Simulated  $I_{ON}$  versus  $I_{MFP}/L$ .  $V_{DS}$ = -1 V,  $V_{GS}$ = -3 V.



Figure 14. GNR FET devices benchmark. The maximum  $I_{ON}$  (per GNR) and  $I_{ON}/I_{OFF}$  ratio values are obtained from the devices fabricated with bottom-up synthesized 5-, 7-, 9- and 13-AGNRs at  $|V_{DS}|=1$  V.

37.4.4